perf vendor events arm64 AmpereOneX: Fix typo - should be l1d_cache_access_prefetches

[ Upstream commit 97996580da ]

Add missing 'h' to l1d_cache_access_prefetces

Also fix a couple of typos and use consistent term in brief descriptions

Fixes: 16438b652b ("perf vendor events arm64 AmpereOneX: Add core PMU events and metrics")
Reviewed-by: James Clark <james.clark@linaro.org>
Signed-off-by: Ilkka Koskinen <ilkka@os.amperecomputing.com>
Cc: Adrian Hunter <adrian.hunter@intel.com>
Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com>
Cc: Ian Rogers <irogers@google.com>
Cc: Ilkka Koskinen <ilkka@os.amperecomputing.com>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Jiri Olsa <jolsa@kernel.org>
Cc: John Garry <john.g.garry@oracle.com>
Cc: Kan Liang <kan.liang@linux.intel.com>
Cc: Leo Yan <leo.yan@linux.dev>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: Mike Leach <mike.leach@linaro.org>
Cc: Namhyung Kim <namhyung@kernel.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Will Deacon <will@kernel.org>
Signed-off-by: Arnaldo Carvalho de Melo <acme@redhat.com>
Signed-off-by: Sasha Levin <sashal@kernel.org>
This commit is contained in:
Ilkka Koskinen
2025-09-10 12:52:12 -07:00
committed by Greg Kroah-Hartman
parent c955a161b4
commit 20027d8416

View File

@@ -113,7 +113,7 @@
{ {
"MetricName": "load_store_spec_rate", "MetricName": "load_store_spec_rate",
"MetricExpr": "LDST_SPEC / INST_SPEC", "MetricExpr": "LDST_SPEC / INST_SPEC",
"BriefDescription": "The rate of load or store instructions speculatively executed to overall instructions speclatively executed", "BriefDescription": "The rate of load or store instructions speculatively executed to overall instructions speculatively executed",
"MetricGroup": "Operation_Mix", "MetricGroup": "Operation_Mix",
"ScaleUnit": "100percent of operations" "ScaleUnit": "100percent of operations"
}, },
@@ -132,7 +132,7 @@
{ {
"MetricName": "pc_write_spec_rate", "MetricName": "pc_write_spec_rate",
"MetricExpr": "PC_WRITE_SPEC / INST_SPEC", "MetricExpr": "PC_WRITE_SPEC / INST_SPEC",
"BriefDescription": "The rate of software change of the PC speculatively executed to overall instructions speclatively executed", "BriefDescription": "The rate of software change of the PC speculatively executed to overall instructions speculatively executed",
"MetricGroup": "Operation_Mix", "MetricGroup": "Operation_Mix",
"ScaleUnit": "100percent of operations" "ScaleUnit": "100percent of operations"
}, },
@@ -195,14 +195,14 @@
{ {
"MetricName": "stall_frontend_cache_rate", "MetricName": "stall_frontend_cache_rate",
"MetricExpr": "STALL_FRONTEND_CACHE / CPU_CYCLES", "MetricExpr": "STALL_FRONTEND_CACHE / CPU_CYCLES",
"BriefDescription": "Proportion of cycles stalled and no ops delivered from frontend and cache miss", "BriefDescription": "Proportion of cycles stalled and no operations delivered from frontend and cache miss",
"MetricGroup": "Stall", "MetricGroup": "Stall",
"ScaleUnit": "100percent of cycles" "ScaleUnit": "100percent of cycles"
}, },
{ {
"MetricName": "stall_frontend_tlb_rate", "MetricName": "stall_frontend_tlb_rate",
"MetricExpr": "STALL_FRONTEND_TLB / CPU_CYCLES", "MetricExpr": "STALL_FRONTEND_TLB / CPU_CYCLES",
"BriefDescription": "Proportion of cycles stalled and no ops delivered from frontend and TLB miss", "BriefDescription": "Proportion of cycles stalled and no operations delivered from frontend and TLB miss",
"MetricGroup": "Stall", "MetricGroup": "Stall",
"ScaleUnit": "100percent of cycles" "ScaleUnit": "100percent of cycles"
}, },
@@ -391,7 +391,7 @@
"ScaleUnit": "100percent of cache acceses" "ScaleUnit": "100percent of cache acceses"
}, },
{ {
"MetricName": "l1d_cache_access_prefetces", "MetricName": "l1d_cache_access_prefetches",
"MetricExpr": "L1D_CACHE_PRFM / L1D_CACHE", "MetricExpr": "L1D_CACHE_PRFM / L1D_CACHE",
"BriefDescription": "L1D cache access - prefetch", "BriefDescription": "L1D cache access - prefetch",
"MetricGroup": "Cache", "MetricGroup": "Cache",